DocumentCode :
1060515
Title :
Design-for-Manufacture for Multigate Oxide CMOS Process
Author :
Lin, Qi ; Ma, Mei ; Vo, Tony ; Fan, Jenny ; Wu, Xin ; Li, Richard ; Li, Xiao-Yu
Author_Institution :
Xilinx Inc., San Jose
Volume :
21
Issue :
1
fYear :
2008
Firstpage :
41
Lastpage :
45
Abstract :
Design-for-manufacture (DFM) for thick gate oxide layout in a dual gate oxide product is investigated. Careless placement and layout for thick gate oxide transistors in the multigate oxide chip can cause significant yield loss. The root cause of the yield loss is that the thick gate oxide can impact the uniformity of the adjacent thin gate oxide thickness. Further experiments´ results show that the optimization of thick gate oxide transistor layout for the same product can improve the yield. Besides tweaking the gate oxide etching process to overcome the difficulty of multi oxide product manufacture, the guidelines for a good gate oxide layout practice are provided to facilitate the manufacture.
Keywords :
CMOS integrated circuits; design for manufacture; transistors; design-for-manufacture; dual gate oxide product; gate oxide etching process; multigate oxide CMOS process; thick gate oxide transistor; CMOS process; Degradation; Design for manufacture; Etching; Field programmable gate arrays; Guidelines; Inspection; Manufacturing processes; Silicon; Voltage; Design-for-manufacture (DFM); field programmable gate array (FPGA); layout; multigate oxide;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2007.913190
Filename :
4447307
Link To Document :
بازگشت