DocumentCode :
1061570
Title :
Tradeoff between threshold voltage and breakdown in high-voltage double-diffused MOS transistors
Author :
Pocha, M.D. ; Plummer, J.D. ; Meindl, J.D.
Author_Institution :
University of California, Livermore, CA
Volume :
25
Issue :
11
fYear :
1978
fDate :
11/1/1978 12:00:00 AM
Firstpage :
1325
Lastpage :
1327
Abstract :
The design of junction isolated DMOS transistors suitable for monolithic integration has been studied. The purpose of this correspondence is to describe one of the key tradeoffs when designing these devices for high breakdown voltages (200 V for our example). It is a tradeoff primarily between threshold voltage and the punchthrough voltage of the channel diffusion, however, the avalanche breakdown voltage, on-resistance, and source-to-substrate punchthrough voltage are also affected. As an example, the design of a device for 200-V operation is described. The discussion is, however, general and can be applied to other DMOS designs as well.
Keywords :
Avalanche breakdown; Breakdown voltage; Conductivity; Electric breakdown; Epitaxial layers; Impurities; MOSFETs; Monolithic integrated circuits; Neodymium; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1978.19273
Filename :
1479667
Link To Document :
بازگشت