DocumentCode :
1062586
Title :
Decreasing Test Qualification Time in AMS and RF Systems
Author :
Joannon, Yves ; Beroulle, Vincent ; Robach, Chantal ; Tedjini, Smail ; Carbonero, J.-L.
Author_Institution :
Grenoble Inst. of Technol., Grenoble
Volume :
25
Issue :
1
fYear :
2008
Firstpage :
29
Lastpage :
37
Abstract :
The authors of this article illustrate a means to use design models and simulation testbenches to decrease manufacturing test costs. This technique enables test cost optimization early in the RFIC design phase. In this article, we propose a test set optimization and qualification method that targets test application time, cost, and quality while also decreasing the generation time of production tests. Our approach decreases the manufacturing test cost of AMS and RF SoCs by automatically qualifying and optimizing existing test sets. We present a computer-aided test (CAT) tool, Plasma (platform for system qualification with mixed and analog signals), that uses fault injection and a fault simulation technique to perform test qualification and generation. This tool reduces both test time and test equipment cost using a high-level fault model. Our approach relies on the qualification and optimization of a predefined test set. With this article, we show how to reduce the test optimization time by using behavioral modeling and decreasing the number of simulated circuits. This method reduces the number of simulated fault-free models, thanks to a normal estimation.
Keywords :
fault simulation; integrated circuit design; logic testing; radiofrequency integrated circuits; system-on-chip; RF system; RFIC design phase; SoC; analog-and-mixed signal; computer-aided test tool; fault simulation technique; manufacturing test cost optimization; test qualification time; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Cost function; Plasma simulation; Qualifications; Radio frequency; System testing; Virtual manufacturing; AMS and RF SoCs; VHDL-AMS; behavioral modeling; design validation; fault-based test; parametric fault injection; qualification;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2008.7
Filename :
4447907
Link To Document :
بازگشت