DocumentCode :
106343
Title :
An Efficient Multirate LDPC-CC Decoder With a Layered Decoding Algorithm for the IEEE 1901 Standard
Author :
Yun Chen ; Qichen Zhang ; Di Wu ; Changsheng Zhou ; Xiaoyang Zeng
Author_Institution :
Fudan Univ., Shanghai, China
Volume :
61
Issue :
12
fYear :
2014
fDate :
Dec. 2014
Firstpage :
992
Lastpage :
996
Abstract :
An area-efficient multirate low-density parity-check convolutional code (LDPC-CC) decoder is presented in this brief. Using the layered decoding algorithm, the decoder achieves a better performance than the message-passing algorithm; the extrinsic-message storing is switched from variable node based to check node based. Then, using the normalized min-sum (NMS) algorithm, the extrinsic messages can be reduced to the first and second minimum absolute values, the position index of the first minimum absolute value, the signs of all extrinsic messages, and the product of all the signs. A memory-based application-specific integrated circuit architecture of the LDPC-CC decoder that supports these methods is proposed for the IEEE 1901 standard. Based on a SMIC 130-nm complementary metal-oxide-semiconductor process, a decoder that can support all the code rates of the LDPC-CCs defined in IEEE 1901 (1/2, 2/3, 3/4, 4/5) is fabricated and evaluated. The proposed decoder attains a maximum throughput of 300 Mb/s at a maximum operating frequency of 180 MHz. The core area is 3.55 mm2 with ten processors. The average power consumption is 200.4 mW at code rate 4/5 and a frequency of 180 MHz, and the power efficiency is 66.8 pJ/bit/proc. The very large scale integration results show that the decoder is both memory and area efficient.
Keywords :
IEEE standards; convolutional codes; decoding; parity check codes; IEEE 1901 standard; area-efficient multirate low-density parity-check convolutional code decoder; complementary metal-oxide-semiconductor process; efficient multirate LDPC-CC decoder; layered decoding algorithm; memory-based application-specific integrated circuit architecture; normalized min-sum algorithm; very large scale integration; Algorithm design and analysis; Decoding; IEEE standards; Parity check codes; Program processors; IEEE 1901; LDPC-CC; Layered Decoding Algorithm; layered decoding algorithm; low-density parity-check convolutional code (LDPC-CC);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2014.2362721
Filename :
6922500
Link To Document :
بازگشت