DocumentCode :
1064527
Title :
Design of Voltage Overscaled Low-Power Trellis Decoders in Presence of Process Variations
Author :
Liu, Yang ; Zhang, Tong ; Hu, Jiang
Author_Institution :
Dept. of Electr., Rensselaer Polytech. Inst. Troy, Troy, NY
Volume :
17
Issue :
3
fYear :
2009
fDate :
3/1/2009 12:00:00 AM
Firstpage :
439
Lastpage :
443
Abstract :
In hardware implementations of many signal processing functions, timing errors on different circuit signals may have largely different importance with respect to the overall signal processing performance. This motivates us to apply the concept of unequal error tolerance to enable the use of voltage overscaling at minimal signal processing performance degradation. Realization of unequal error tolerance involves two main issues, including how to quantify the importance of each circuit signal and how to incorporate the importance quantification into signal processing circuit design. We developed techniques to tackle these two issues and applied them to two types of trellis decoders including Viterbi decoder for convolutional code decoding and max-log-maximum a posteriori (MAP) decoder for turbo code decoding. Simulation results demonstrated promising energy saving potentials of the proposed design solution on both trellis decoding computation and memory storage at small decoding performance degradation.
Keywords :
Viterbi decoding; maximum likelihood estimation; trellis codes; Viterbi decoder; convolutional code decoding; low-power trellis decoders; max-log-maximum a posteriori decoder; signal processing circuit design; turbo code decoding; unequal error tolerance; Clock skew scheduling; low-power; process variations; trellis decoders; unequal error tolerance; voltage overscaling (VOS);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2004545
Filename :
4749249
Link To Document :
بازگشت