• DocumentCode
    106542
  • Title

    Area-Delay Efficient Binary Adders in QCA

  • Author

    Perri, Stefania ; Corsonello, Pasquale ; Cocorullo, Giuseppe

  • Author_Institution
    Dept. of Electron. Comput. Sci. & Syst., Univ. of Calabria, Rende, Italy
  • Volume
    22
  • Issue
    5
  • fYear
    2014
  • fDate
    May-14
  • Firstpage
    1174
  • Lastpage
    1179
  • Abstract
    As transistors decrease in size more and more of them can be accommodated in a single die, thus increasing chip computational capabilities. However, transistors cannot get much smaller than their current size. The quantum-dot cellular automata (QCA) approach represents one of the possible solutions in overcoming this physical limit, even though the design of logic modules in QCA is not always straightforward. In this brief, we propose a new adder that outperforms all state-of-the-art competitors and achieves the best area-delay tradeoff. The above advantages are obtained by using an overall area similar to the cheaper designs known in literature. The 64-bit version of the novel adder spans over 18.72 μ2 of active area and shows a delay of only nine clock cycles, that is just 36 clock phases.
  • Keywords
    adders; cellular automata; logic CAD; quantum dots; transistors; QCA; area-delay efficient binary adders; chip computational capabilities; logic modules; quantum-dot cellular automata; single die; transistors; Adders; nanocomputing; quantum-dot cellular automata (QCA); quantum-dot cellular automata (QCA).;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2013.2261831
  • Filename
    6532395