DocumentCode :
106543
Title :
A Method for Improving Power Grid Resilience to Electromigration-Caused via Failures
Author :
Di-An Li ; Marek-Sadowska, Malgorzata ; Nassif, Sani R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, Santa Barbara, CA, USA
Volume :
23
Issue :
1
fYear :
2015
fDate :
Jan. 2015
Firstpage :
118
Lastpage :
130
Abstract :
Electromigration (EM) has become a major power grid reliability problem in VLSI. In this paper, we first demonstrate that EM reliability analysis of a power grid can be converted to analyzing EM reliability of the grid vias. We develop a model for calculating EM lifetime of via-arrays and observe that making power grid EM-immortal carries a huge metal area overhead and possibly makes routing of both power and signal networks too difficult to complete. We propose a method for trading off power grid integrity and reliability to minimize the total metal area overhead needed to achieve the desired grid life time under power integrity constraints. Experimental results show that using our method, both EM reliability and power integrity can be met, while the additional metal area used is significantly reduced.
Keywords :
VLSI; electromigration; failure analysis; integrated circuit reliability; power grids; EM lifetime; EM reliability analysis; VLSI; electromigration-caused via failures; grid life time; metal area overhead; power grid integrity; power grid reliability problem; power grid resilience; power integrity constraints; power networks; signal networks; via-arrays; Copper; Current density; Power grids; Reliability; Stress; Wires; Electromigration (EM); power integrity; via-array; via-array.;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2301458
Filename :
6744580
Link To Document :
بازگشت