DocumentCode :
1066294
Title :
OASYS: a framework for analog circuit synthesis
Author :
Harjani, Ramesh ; Rutenbar, A. ; Carley, L. Richard
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Volume :
8
Issue :
12
fYear :
1989
fDate :
12/1/1989 12:00:00 AM
Firstpage :
1247
Lastpage :
1266
Abstract :
A hierarchically structured framework for analog circuit synthesis is described. This hierarchical structure has two important features: it decomposes the design task into a sequence of smaller tasks with uniform structure, and it simplifies the reuse of design knowledge. Mechanisms are described that select from among alternate design styles and translate performance specifications from one level in the hierarchy to the next lower, more concrete level. A prototype implementation, OASYS, synthesizes sized transistor schematics for CMOS operational amplifiers from performance specifications and process parameters. Measurements from detailed circuit simulation and from actual fabricated analog ICs based on OASYS-synthesized designs demonstrate that OASYS is capable of synthesizing functional circuits
Keywords :
circuit CAD; integrated circuit technology; linear integrated circuits; CAD; CMOS operational amplifiers; OASYS; analog ICs; analog circuit synthesis; computer aided design; hierarchically structured framework; linear IC design; performance specifications; process parameters; prototype implementation; sized transistor schematics; Analog circuits; Analog integrated circuits; CMOS process; Circuit synthesis; Circuit topology; Design automation; Digital signal processing; Process design; Prototypes; Software libraries;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.44506
Filename :
44506
Link To Document :
بازگشت