DocumentCode :
1067307
Title :
A New Design Methodology for Single-Flux-Quantum (SFQ) Logic Circuits Using Passive-Transmission-Line (PTL) Wiring
Author :
Kameda, Yoshio ; Yorozu, Shinichi ; Hashimoto, Yoshihito
Author_Institution :
ISTEC, Ibaraki
Volume :
17
Issue :
2
fYear :
2007
fDate :
6/1/2007 12:00:00 AM
Firstpage :
508
Lastpage :
511
Abstract :
The introduction of passive-transmission-line (PTL) wiring to large-scale SFQ logic circuits offers several advantages over traditional Josephson-transmission-line (JTL) wiring, such as smaller wiring area, less delay, lower power consumption, and more freedom in routing. PTL wiring can drastically change the style of designing SFQ logic circuits. We propose a new methodology for designing large-scale SFQ circuits using PTL wiring. Aiming at generalizing SFQ circuit design, we chose synchronous clocking. We developed a placer that was suitable for SFQ circuit design to assist us with the new design methodology. The placer first synthesizes an H-tree clock distribution network, placing SFQ pulse splitter cells at each branch. It then places logic cells to minimize the maximum length of data PTL wires, aiming at higher operating speeds. Finally, a router completes the PTL wiring. To evaluate the design methodology we designed an 8-bit general purpose RISC processor. Within twelve hours, we obtained a 15-mm-square SFQ circuit that could operate up to 27.6 GHz. We adopted an advanced Nb process, which was characterized by a critical current density of 10 kA/cm2, two 5-mum-wide PTL wiring layers, and a minimum cell size of 30 mum times 30 mum. The circuit consisted of about 20,000 logic cells, which approximated more than 400,000 Josephson junctions including splitters to distribute the clock signal.
Keywords :
clocks; integrated circuit design; integrated logic circuits; logic design; magnetic flux; microprocessor chips; reduced instruction set computing; superconducting logic circuits; superconducting transmission lines; 8-bit general purpose RISC processor; H-tree clock distribution network; Josephson-transmission-line wiring; SFQ pulse splitter cells; design methodology; passive-transmission-line wiring; single-flux-quantum logic circuits; synchronous clocking; Circuit synthesis; Clocks; Delay; Design methodology; Energy consumption; Josephson junctions; Large-scale systems; Logic circuits; Routing; Wiring; Design automation; passive transmission line (PTL); place and route; single-flux-quantum (SFQ) circuit;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2007.898718
Filename :
4277484
Link To Document :
بازگشت