Title : 
Standby/active mode logic for sub-1-V operating ULSI memory
         
        
            Author : 
Takashima, Daisaburo ; Watanabe, Shigeyoshi ; Nakano, Hiroaki ; Oowaki, Yukihito ; Ohuchi, Kazunori ; Tango, Hiroyuki
         
        
            Author_Institution : 
ULSI Res. Center, Toshiba Corp., Kawasaki, Japan
         
        
        
        
        
            fDate : 
4/1/1994 12:00:00 AM
         
        
        
        
            Abstract : 
New gate logics, standby/active mode logic I and II, for future 1 Gb/4 Gb DRAMs and battery operated memories are proposed. The circuits realize sub-l-V supply voltage operation with a small 1-μA standby subthreshold leakage current, by allowing 1 mA leakage in the active cycle. Logic I is composed of logic gates using dual threshold voltage (Vt) transistors, and it can achieve low standby leakage by adopting high Vt transistors only to transistors which cause a standby leakage current. Logic II uses dual supply voltage lines, and reduces the standby leakage by controlling the supply voltage of transistors dissipating a standby leakage current. The gate delay of logic I is reduced by 30-37% at the supply voltage of 1.5-1.0 V, and the gate delay of logic II is reduced by 40-85% at the supply voltage of 1.5-0.8 V, as compared to that of the conventional CMOS logic
         
        
            Keywords : 
CMOS integrated circuits; DRAM chips; VLSI; integrated logic circuits; 0.8 to 1.5 V; 1 Gbit; 4 Gbit; CMOS logic; DRAMs; ULSI memory; dual threshold voltage; logic gates; standby leakage current; standby subthreshold leakage current; standby/active mode logic; CMOS logic circuits; Delay; Leakage current; Logic circuits; Logic devices; Logic gates; MOSFETs; Random access memory; Threshold voltage; Ultra large scale integration;
         
        
        
            Journal_Title : 
Solid-State Circuits, IEEE Journal of