DocumentCode :
1070135
Title :
The RD27 muon trigger co-incidence array demonstrator ASIC
Author :
Bindra, R. ; Claxton, B. ; Dowdell, J. ; Letchford, A. ; Perera, V. ; Quinton, S. ; Filippini, N. ; Genneri, E. ; Petrolo, E. ; Veneziano, S. ; Ellis, N.
Author_Institution :
Rutherford Appleton Lab., Chilton, UK
Volume :
43
Issue :
3
fYear :
1996
fDate :
6/1/1996 12:00:00 AM
Firstpage :
1661
Lastpage :
1665
Abstract :
One aim of the RD27 project is to perform design and R&D work leading to a first level muon trigger for an experiment at the Large Hadron Collider (LHC) at CERN. This paper describes the design, implementation and testing of an ASIC for a trigger demonstrator system. The trigger system is implemented using a set of seven chambers. The low momentum trigger requires hits in three out-of the four inner chambers. The high momentum trigger requires a low momentum trigger and hits in two of three outer chambers. This scheme allows for chamber inefficiencies for real muons and reduces the trigger rate from neutron and photon-induced background in the detectors. The core of the ASIC is an eight by twenty-four input `double´ co-incidence array allowing two momentum cuts to be applied. The ASIC has multiple inputs per axis and includes the multiplicity logic. The design of the ASIC is flexible enough to demonstrate fully combinatorial operation, fully pipelined operation, or any combination of the two. The ASIC has been fabricated using a 34k gate, 0.5 μm CMOS gate array from Fujitsu. Testing confirms it can be pipelined at above 100 MHz or fully combinatorial with a measured maximum propagation delay of 7.4 ns, varying by up to 2 ns depending on input pattern
Keywords :
CMOS logic circuits; application specific integrated circuits; coincidence circuits; combinational circuits; detector circuits; logic arrays; muon detection; nuclear electronics; trigger circuits; 100 MHz; CMOS gate array; Large Hadron Collider; RD27 muon trigger co-incidence array demonstrator ASIC; first level muon trigger; fully combinatorial operation; fully pipelined operation; high momentum trigger; low momentum trigger; multiplicity logic; neutron-induced background; photon-induced background; propagation delay; trigger demonstrator system; Application specific integrated circuits; CMOS logic circuits; Detectors; Laboratories; Large Hadron Collider; Mesons; Neutrons; Propagation delay; Research and development; System testing;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.507166
Filename :
507166
Link To Document :
بازگشت