DocumentCode :
1071660
Title :
Efficient use of time and hardware redundancy for concurrent error detection in a 32-bit VLSI adder
Author :
Johnson, Barry W. ; Aylor, James H. ; Hana, Haytham H.
Author_Institution :
Dept. of Electr. Eng., Virginia Univ., Charlottesville, VA, USA
Volume :
23
Issue :
1
fYear :
1988
Firstpage :
208
Lastpage :
215
Abstract :
The adder is intended to be used as a building block in the design of more complex circuits and systems using very large scale integration (VLSI). An efficient approach to error detection has been selected through extensive comparisons of several methods that use hardware, time, and hybrid redundancy. Simulation and analysis results are presented to illustrate the adder´s timing characteristics, hardware requirements, and error-detection capabilities. One novel feature of the analysis is the introduction of error latency as a means of comparing the error-detection capabilities of several alternative approaches.<>
Keywords :
VLSI; adders; error detection; redundancy; 32 bits; VLSI adder; concurrent error detection; error latency; hardware redundancy; hybrid redundancy; time redundancy; Adders; Delay; Fault detection; Fault tolerance; Fault tolerant systems; Hardware; Libraries; Process design; Redundancy; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.281
Filename :
281
Link To Document :
بازگشت