DocumentCode :
1071673
Title :
Fast Estimation of Timing Yield Bounds for Process Variations
Author :
Chen, Ruiming ; Zhou, Hai
Author_Institution :
Northwestern Univ., Evanston
Volume :
16
Issue :
3
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
241
Lastpage :
248
Abstract :
With aggressive scaling down of feature sizes in VLSI fabrication, process variation has become a critical issue in designs. We show that two necessary conditions for the ldquomaxrdquo operation are actually not satisfied in the moment matching based statistical timing analysis approaches. We propose two correlation-aware block-based statistical timing analysis approaches that keep these necessary conditions, and show that our approaches always achieve the lower bound and the upper bound on the timing yield. Our approach combining with moment-matching based statistical static timing analysis (SSTA) approaches can efficiently estimate the maximal possible errors of moment-matching-based SSTA approaches.
Keywords :
VLSI; statistical analysis; VLSI fabrication; aggressive scaling down; correlation-aware block-based statistical timing analysis; fast estimation; maximal possible errors; moment matching; process variations; timing yield bounds; Computer errors; Delay; Fabrication; Gaussian distribution; Random variables; Timing; Upper bound; Very large scale integration; Wire; Yield estimation; Process variations; statistical static timing analysis (SSTA); statistical timing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.915398
Filename :
4453949
Link To Document :
بازگشت