DocumentCode :
1071778
Title :
Write Disturbance Modeling and Testing for MRAM
Author :
Su, Chin-Lung ; Tsai, Chih-Wea ; Wu, Cheng-Wen ; Hung, Chien-Chung ; Chen, Young-Shying ; Wang, Ding-Yeong ; Lee, Yuan-Jen ; Kao, Ming-Jer
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu
Volume :
16
Issue :
3
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
277
Lastpage :
288
Abstract :
The magnetic random access memory (MRAM) is considered one of the potential candidates that will replace current on-chip memories (RAM, EEPROM, and flash memory) in the future. The MRAM is fast and does not need a high supply voltage for read/write operations, and is compatible with the CMOS technology. It can also endure almost unlimited read/write cycles. These combined advantages of RAM and flash memory make it a potential choice for SOC. In this paper, we present the write disturbance fault (WDF) model for MRAM, i.e., a fault that affects the data stored in the MRAM cells due to excessive magnetic field during the write operation. We also construct the SPICE macro model for the magnetic tunneling junction (MTJ) device of the toggle MRAM to obtain circuit simulation results. We then present an MRAM fault simulator called RAMSES-M, based on which we derive the shortest test for the proposed WDF model. The test is shown to be better and more robust as compared with the conventional March C-test algorithm. We also present a March 17 N diagnosis algorithm for identifying WDF. A 1 Mb MRAM chip has been designed and fabricated using a CMOS-based 0.18-mum technology. The proposed WDF model is justified by chip measurement results, with the march test results reported. Finally, specific MRAM fault behavior and test issues are discussed.
Keywords :
CMOS integrated circuits; magnetic storage; magnetic tunnelling; random-access storage; CMOS technology; flash memory; magnetic random access memory; magnetic tunneling junction device; onchip memories; write disturbance fault excessive magnetic field; write disturbance modeling; CMOS technology; Circuit faults; Circuit simulation; Circuit testing; EPROM; Flash memory; Magnetic tunneling; Random access memory; Read-write memory; Voltage; Failure analysis; fault model; fault simulation; magnetic random access memory (MRAM); memory testing; nonvolatile memory; write disturbance fault (WDF);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.915402
Filename :
4453958
Link To Document :
بازگشت