DocumentCode :
1072076
Title :
From algorithm to VLSI for HDTV
Author :
Crooijmans, W.P.G.
Author_Institution :
Philips Semicond. Appl. Lab., Eindhoven, Netherlands
Volume :
37
Issue :
4
fYear :
1991
fDate :
11/1/1991 12:00:00 AM
Firstpage :
933
Lastpage :
936
Abstract :
A fully integrated video design environment will be used to design an experimental chip set for the bandwidth restoration decoder (BRD), which is part of the European HDTV transmission system called HDMAC. This chip-set development and the chip design system are described. A powerful property of the system is that the testability of the design can be guaranteed by integrating powerful test tools in the design flow. Combining a video simulator with a chip design system allows hierarchical design flow with less risk of functional errors and shortens the throughput times from algorithm development to chip and system evaluation
Keywords :
VLSI; circuit CAD; decoding; digital signal processing chips; high definition television; video signals; CAD; HDMAC; HDTV; VLSI; bandwidth restoration decoder; chip design system; chip-set development; Algorithm design and analysis; Bandwidth; Circuit testing; Computational modeling; Decoding; HDTV; Hardware; Image restoration; System testing; Very large scale integration;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/30.106961
Filename :
106961
Link To Document :
بازگشت