Title :
Effects of wafer temperature on plasma charging induced damage to MOS gate oxide
Author :
Ma, Shawming ; McVittie, James P. ; Saraswat, Krishna C.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
Abstract :
The effect of wafer temperature on damage to thin MOS gate oxide from plasma has been investigated for the first time. As the wafer surface temperature during an O/sub 2/ plasma exposure increases from 145/spl deg/C to 340/spl deg/C, the damage measured from charge-to-breakdown (Q/sub bd/) increases dramatically. This result agrees with Fowler-Nordheim tunneling current mechanism for plasma charging and the temperature activated damage model. The increase of damage at higher wafer processing temperature indicates that elevated temperature plasma processes, such as plasma enhanced CVD and Cu etching, can be expected to be more susceptible to charging damage than low temperature plasma processes.
Keywords :
MOS capacitors; electron traps; plasma CVD; sputter etching; tunnelling; 145 to 340 degC; Fowler-Nordheim tunneling current mechanism; MOS capacitors; MOS gate oxide; charge-to-breakdown damage; plasma charging induced damage; plasma enhanced CVD; plasma etching; temperature activated damage model; wafer processing temperature; wafer surface temperature; wafer temperature; Current measurement; Etching; Plasma applications; Plasma materials processing; Plasma measurements; Plasma temperature; Q measurement; Semiconductor device modeling; Surface charging; Tunneling;
Journal_Title :
Electron Device Letters, IEEE