Title :
A retrograde p-well for higher density CMOS
Author :
Rung, Robert D. ; Dell´oca, Conrad J. ; Walker, Laurence G.
Author_Institution :
Hewlett-Packard Laboratories, Palo Alto, CA
fDate :
10/1/1981 12:00:00 AM
Abstract :
A new technique for CMOS p-well (or n-well) formation is described, making use of a deep implant followed by a brief anneal. This results in a retrograde profile, permitting a much shallower well, a large reduction in p-n channel device spacing (5-6 µm versus 10-15 µm), and an opportunity to reduce the risk of latch-up. This technique is more conducive to scaling-with the promise of significantly better performance-than conventional well formation methods. The retrograde p-well has been successfully applied to a linearly shrunk bulk CMOS 4K static RAM, demonstrating its feasibility.
Keywords :
Annealing; CMOS logic circuits; CMOS technology; Helium; Implants; Power dissipation; Random access memory; Read-write memory; Space charge; Very large scale integration;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1981.20498