DocumentCode :
1075800
Title :
Low voltage circuit design techniques for battery-operated and/or giga-scale DRAMs
Author :
Yamagata, Tadato ; Tomishima, Shigeki ; Tsukude, Masaki ; Tsuruda, Takahiro ; Hashizume, Yasushi ; Arimoto, Kazutami
Author_Institution :
ULSI Lab., Mitsubishi Electr. Corp., Hyogo, Japan
Volume :
30
Issue :
11
fYear :
1995
fDate :
11/1/1995 12:00:00 AM
Firstpage :
1183
Lastpage :
1188
Abstract :
This paper describes a charge-transferred well (CTW) sensing method for high-speed array circuit operation and a level-controllable local power line (LCL) structure for high-speed/low-power operation of peripheral logic circuits, aimed at low voltage operating and/or giga-scale DRAMs. The CTW method achieves 19% faster sensing and the LCL structure realizes 42% faster peripheral logic operation than the conventional scheme, at 1.2 V in 15 Mb-level devices. The LCL structure realizes a subthreshold leakage current reduction of three or four orders of magnitude in sleep mode, compared with a conventional hierarchical power line structure. A negative-voltage word line technique that overcomes the refresh degradation resulting from reduced storage charge (Qs) at low voltage operation for improved reliability is also discussed. An experimental 1.2 V 16 Mb DRAM with a RAS access time of 49 ns has been successfully developed using these technologies and a 0.4-μm CMOS process. The chip size is 7.9×16.7 mm2 and cell size is 1.35×2.8 μm2
Keywords :
CMOS memory circuits; DRAM chips; integrated circuit reliability; 0.4 micron; 1.2 V; 16 Mbit; 49 ns; CMOS process; battery-operated DRAMs; charge-transferred well sensing method; giga-scale DRAMs; high-speed array circuit operation; high-speed operation; level-controllable local power line structure; low voltage circuit design; low-power operation; negative-voltage word line technique; peripheral logic circuits; reliability; storage charge reduction; subthreshold leakage current reduction; CMOS process; CMOS technology; Circuit synthesis; Degradation; Logic arrays; Logic circuits; Logic devices; Low voltage; Random access memory; Subthreshold current;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.475705
Filename :
475705
Link To Document :
بازگشت