DocumentCode :
1078617
Title :
Modeling and measurement of simultaneous switching noise coupling through signal via transition
Author :
Park, Jongbae ; Kim, Hyungsoo ; Jeong, Youchul ; Kim, Jingook ; Pak, Jun So ; Kam, Dong Gun ; Kim, Joungho
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon
Volume :
29
Issue :
3
fYear :
2006
Firstpage :
548
Lastpage :
559
Abstract :
The signal via is a heavily utilized interconnection structure in high-density System-on-Package (SoP) substrates and printed circuit boards (PCBs). Vias facilitate complicated routings in these multilayer structures. Significant simultaneous switching noise (SSN) coupling occurs through the signal via transition when the signal via suffers return current interruption caused by reference plane exchange. The coupled SSN decreases noise and timing margins of digital and analog circuits, resulting in reduction of achievable jitter performance, bit error ratio (BER), and system reliability. We introduce a modeling method to estimate SSN coupling based on a balanced transmission line matrix (TLM) method. The proposed modeling method is successfully verified by a series of time-domain and frequency-domain measurements of several via transition structures. First, it is clearly verified that SSN coupling causes considerable clock waveform distortion, increases jitter and noise, and reduces margins in pseudorandom bit sequence (PRBS) eye patterns. We also note that the major frequency spectrum component of the coupled noise is one of the plane pair resonance frequencies in the PCB power/ground pair. Furthermore, we demonstrate that the amount of SSN noise coupling is strongly dependent not only on the position of the signal via, but also on the layer configuration of the multilayer PCB. Finally, we have successfully proposed and confirmed a design methodology to minimize the SSN coupling based on an optimal via positioning approach
Keywords :
frequency-domain analysis; integrated circuit interconnections; printed circuits; system-in-package; system-on-chip; time-domain analysis; transmission line matrix methods; PRBS eye patterns; SoP; TLM method; balanced transmission line matrix; frequency-domain measurement; interconnection structure; power-ground noise; printed circuit boards; pseudorandom bit sequence; reference plane change; signal via transition; simultaneous switching noise coupling; system reliability; system-on-package; time-domain measurement; Circuit noise; Coupling circuits; Integrated circuit interconnections; Jitter; Noise measurement; Noise reduction; Nonhomogeneous media; Printed circuits; Routing; Transmission line matrix methods; Noise coupling; power/ground noise; printed circuit board (PCB); reference plane change; simultaneous switching noise (SSN); system-on-package (SoP); via;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2006.872996
Filename :
1667876
Link To Document :
بازگشت