Title :
Self-aligned transistor with sidewall base electrode
Author :
Nakamura, Tohru ; Miyazaki, Takao ; Takahashi, Susumu ; Kure, Tokuo ; Okabe, Takahiro ; Nagata, Minoru
Author_Institution :
Hitachi, Ltd., Tokyo, Japan
fDate :
4/1/1982 12:00:00 AM
Abstract :
A multiple self-aligned structure that facilitates high packing density and high speed in bipolar VLSI´s is proposed. The device has polysilicon sidewall base electrodes to reduce parasitic junction capacitances. The new devices indicate that capacitances between the base and collector regions are reduced to 14 and the ratio of reverse-to-forward current gain is increased about 5 times that of conventional bipolar transistor structures, and gate delay in IIL circuits is about 1 ns/gate. The structure opens the way for further scaled-down VLSI.
Keywords :
Bipolar integrated circuits; Centralized control; Delay; Electrodes; Integrated circuit technology; Parasitic capacitance; Physics; Silicon; Substrates; Very large scale integration;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1982.20749