DocumentCode :
1079434
Title :
An n-well CMOS dynamic RAM
Author :
Shimohigashi, Katsuhiro ; Masuda, Hiroo ; Kamigaki, Yoshiaki ; Itoh, Kiyoo ; Hashimoto, Norikazu ; Arai, Eisuke
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Volume :
29
Issue :
4
fYear :
1982
fDate :
4/1/1982 12:00:00 AM
Firstpage :
714
Lastpage :
718
Abstract :
A new n-well CMOS dynamic RAM is proposed. Experimental results with a 4K RAM, fabricated with advanced 2-µm lithography, are presented. For the design of RAM´s greater than 256K, two major problems need to be solved: the increase in substrate current, and alpha-particle-induced soft errors. The new n-well CMOS RAM technology provides a solution to these problems. Use of PMOS transistors as load elements in peripheral circuits of the n-well CMOS RAM reduces the substrate current by at least two orders of magnitude. In addition, the potential barrier between the n-type, well and the p-type substrate rejects holes generated in the substrate, resulting in the reduction of soft error rates.
Keywords :
CMOS technology; Capacitance; Circuits; DRAM chips; Error analysis; Laboratories; MOS devices; Random access memory; Read-write memory; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1982.20767
Filename :
1482264
Link To Document :
بازگشت