DocumentCode :
1080228
Title :
High-speed GaAs static random-access memory
Author :
Bert, Georges ; Morin, Jean-Paul ; Nuzillat, Gerard ; Arnodo, Christian
Author_Institution :
Thomson-CSF, Orsay, France
Volume :
29
Issue :
7
fYear :
1982
fDate :
7/1/1982 12:00:00 AM
Firstpage :
1110
Lastpage :
1115
Abstract :
An 8-bit fully decoded RAM test circuit has been designed and fabricated using enhancement-mode GaAs-MESFET´s with the LPFL circuit approach. Correct operation of the circuit has been observed for a supply voltage varying from 3.5 to 7 v. An access time of 0.6 ns was measured for a total power consumption of 85 mW under nominal operating conditions. This circuit was used to develop and validate both a design strategy and computer-aided design (CAD) tools oriented towards cache or buffer memories of realistic complexity. It is shown that a performance-optimized 1-kbit RAM exhibiting an access time of 1.1 ns for a power dissipation of 850 mW would be feasible with the present fabrication technology.
Keywords :
Circuit testing; Decoding; Design automation; Energy consumption; Gallium arsenide; Power measurement; Random access memory; Read-write memory; Time measurement; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1982.20841
Filename :
1482338
Link To Document :
بازگشت