Title : 
Transistor Switches Using Active Piezoelectric Gate Barriers
         
        
            Author : 
Jana, R.K. ; Ajoy, A. ; Snider, G. ; Jena, D.
         
        
            Author_Institution : 
Department of Electrical Engineering, University of Notre Dame, Notre Dame, IN, USA
         
        
        
        
        
        
        
            Abstract : 
This paper explores the consequences of introducing a piezoelectric gate barrier in a normal field-effect transistor. Because of the positive feedback of strain and piezoelectric charge, internal charge amplification occurs in such an electromechanical capacitor resulting in a negative capacitance. The first consequence of this amplification is a boost in the ON-current of the transistor. As a second consequence, employing the Lagrangian method, we find that using the negative capacitance of a highly compliant piezoelectric barrier, one can potentially reduce the subthreshold slope of a transistor below the room-temperature Boltzmann limit of 60 mV/decade. However, this may come at the cost of hysteretic behavior in the transfer characteristics.
         
        
            Keywords : 
Capacitance; Capacitors; Insulators; Logic gates; Metals; Strain; Transistors; , Subthreshold slope; Electromechanical capacitor; Electrostriction; Negative capacitance; PiezoFET; Piezoelectric barrier; electrostriction; negative capacitance; piezoelectric barrier; piezoelectric field-effect transistor (PiezoFET); subthreshold slope (SS);
         
        
        
            Journal_Title : 
Exploratory Solid-State Computational Devices and Circuits, IEEE Journal on
         
        
        
        
        
            DOI : 
10.1109/JXCDC.2015.2448412