DocumentCode :
1080273
Title :
A High-Speed Low-Voltage Phase Detector for Clock Recovery From NRZ Data
Author :
Centurelli, Francesco ; Scotti, Giuseppe ; Trifiletti, Alessandro
Author_Institution :
Univ. di Roma, Rome
Volume :
54
Issue :
8
fYear :
2007
Firstpage :
1626
Lastpage :
1635
Abstract :
A novel topology of phase detector (PD) for applications in clock recovery systems from nonreturn-to-zero data is presented in this paper. The PD operates directly on the data stream, without requiring preprocessing, and behaves like a sampling-type PD, providing a sinusoidal phase characteristic. The triple-tail cell principle is exploited to obtain a circuit topology suitable to low-voltage high-speed applications, with a very simple structure and thus limited jitter generation. A model is proposed to understand circuit behavior and optimize its design. The PD has been used in a clock-and-data recovery circuit for 10-Gb/s optical communications, and measurements in agreement with SONET specifications are reported.
Keywords :
low-power electronics; optical communication equipment; phase detectors; synchronisation; bit rate 10 Gbit/s; circuit topology; clock recovery; low-voltage phase detector; nonreturn-to-zero data; triple-tail cell principle; CMOS technology; Circuit topology; Clocks; Detectors; Germanium silicon alloys; Optical fiber communication; Optical signal processing; Phase detection; Phase locked loops; Silicon germanium; Clock recovery; optical communication; phase detector (PD); phase-locked loop (PLL);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2007.902414
Filename :
4282068
Link To Document :
بازگشت