DocumentCode :
1081513
Title :
A 10 000 fps CMOS Sensor With Massively Parallel Image Processing
Author :
Dubois, Jérôme ; Ginhac, Dominique ; Paindavoine, Michel ; Heyrman, Barthélémy
Author_Institution :
LE2I Lab., Burgundy Univ., Dijon, France
Volume :
43
Issue :
3
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
706
Lastpage :
717
Abstract :
A high-speed analog VLSI image acquisition and pre-processing system has been designed and fabricated in a 0.35 ¿m standard CMOS process. The chip features a massively parallel architecture enabling the computation of programmable low-level image processing in each pixel. Extraction of spatial gradients and convolutions such as Sobel or Laplacian filters are implemented on the circuit. For this purpose, each 35 ¿m × 35 ¿m pixel includes a photodiode, an amplifier, two storage capacitors, and an analog arithmetic unit based on a four-quadrant multiplier architecture. The retina provides address-event coded output on three asynchronous buses: one output dedicated to the gradient and the other two to the pixel values. A 64 × 64 pixel proof-of-concept chip was fabricated. A dedicated embedded platform including FPGA and ADCs has also been designed to evaluate the vision chip. Measured results show that the proposed sensor successfully captures raw images up to 10 000 frames per second and runs low-level image processing at a frame rate of 2000 to 5000 frames per second.
Keywords :
CMOS image sensors; VLSI; analogue-digital conversion; capacitor storage; field programmable gate arrays; image processing; parallel architectures; photodiodes; ADC; CMOS sensor; FPGA; Laplacian filters; Sobel filters; address-event coded output; analog arithmetic unit; asynchronous buses; convolution; four-quadrant multiplier architecture; high-speed analog VLSI image acquisition; massively parallel image processing; photodiode; picture size 64 pixel; programmable low-level image processing; proof-of-concept chip; size 0.35 mum; spatial gradients extraction; storage capacitors; vision chip evaluation; CMOS image sensors; CMOS process; Concurrent computing; Convolutional codes; Filters; Image processing; Laplace equations; Parallel architectures; Pixel; Very large scale integration; CMOS image sensor; analog arithmetic unit; high-speed image processing; parallel architecture;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.916618
Filename :
4456774
Link To Document :
بازگشت