DocumentCode :
1081587
Title :
40 Gb/s Transimpedance-AGC Amplifier and CDR Circuit for Broadband Data Receivers in 90 nm CMOS
Author :
Liao, Chih-Fan ; Liu, Shen-Iuan
Author_Institution :
Nat. Taiwan Univ., Taipei
Volume :
43
Issue :
3
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
642
Lastpage :
655
Abstract :
High-speed front-end amplifiers and CDR circuits play critical roles in broadband data receivers as the former needs to perform amplification at high data rate and the latter has to retime the data with the extracted low-jitter clock. In this paper, the design and experimental results of 40 Gb/s transimpedance-AGC amplifier and CDR circuit are described. The transimpedance amplifier incorporates reversed triple-resonance networks (RTRNs) and negative feedback in a common-gate configuration. A mathematical model is derived to facilitate the design and analysis of the RTRN, showing that the bandwidth is extended by a larger factor compared to using the shunt-series peaking technique, especially in cases when the parasitic capacitance is dominated by the next stage. Operating at 40 Gb/s, the amplifier provides an overall gain of 2 kOmega and a differential output swing of 520 mVpp with for input spanning from to . The measured integrated input-referred noise is 3.3muArms. The half-rate CDR circuit employs a direction-determined rotary-wave quadrature VCO to solve the bidirectional-rotation problem in conventional rotary-wave oscillators. This guarantees the phase sequence while negligibly affecting the phase noise. With 40 Gb/s 231 - 1 PRBS input, the recovered clock jitter is and 0.7psrms. The retimed data exhibits 13.3 pspp jitter with BER . Fabricated in 90 nm digital CMOS technology, the overall amplifier consumes 75 mW and the CDR circuit consumes 48 mW excluding the output buffers, all from a 1.2 V supply.
Keywords :
CMOS digital integrated circuits; circuit feedback; circuit noise; clocks; radio receivers; voltage-controlled oscillators; wideband amplifiers; CDR circuit; VCO; bidirectional-rotation problem; bit rate 40 Gbit/s; broadband data receivers; common-gate configuration; digital CMOS technology; negative feedback; parasitic capacitance; phase noise; power 48 mW; power 75 mW; resistance 2 kohm; reversed triple-resonance networks; rotary-wave quadrature oscillator; shunt-series peaking technique; size 90 nm; transimpedance amplifier; transimpedance-AGC amplifier; voltage 1.2 V; voltage 520 mV; voltage controlled oscillators; Bandwidth; Broadband amplifiers; CMOS technology; Circuits; Clocks; Data mining; Jitter; Mathematical model; Negative feedback; Parasitic capacitance; Automatic gain controlled (AGC); clock/data recovery (CDR); receiver; rotary-wave oscillator; transimpedance amplifier;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.916626
Filename :
4456781
Link To Document :
بازگشت