DocumentCode :
1082192
Title :
Dependence of normally-off GaAs JFET performance on device structure
Author :
Kato, Yoji ; Dohsen, Masashi ; Kasahara, Jiro ; Taira, Kenichi ; Arai, Michio ; Watanabe, Naozo
Author_Institution :
Sony Corporation Research Center, Yokohama, Japan
Volume :
29
Issue :
11
fYear :
1982
fDate :
11/1/1982 12:00:00 AM
Firstpage :
1755
Lastpage :
1760
Abstract :
The relation between the performance of normally-off JFET´s and the Si ion-implantation conditions used to form the channel layer was studied. Static and switching characteristics were investigated for JFET´s with three kinds of channel layers; Si implanted at 130 keV to doses of 2,4, and 6 × 1012ions/cm2. While higher doses gave better static characteristics [Ids, gm, and Ron], higher capacitance degraded the switching characteristics. The optimum parameters were determined for the high-speed switching JFET. With 2-µm gate length, the highest switching speed was 80 ps and the lowest power-delay product was 0.9 fJ. An improved structure satisfying a high-conductance and low-capacitance requirement was successfully fabricated and showed excellent performance for high-speed and low-power logic circuits; the minimum propagation delay was 45 ps and the minimum power-delay product was 3.8 fJ with a delay time of 83 ps.
Keywords :
Capacitance; FETs; Fabrication; Gallium arsenide; Inverters; Logic circuits; MESFETs; P-n junctions; Propagation delay; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1982.21022
Filename :
1482519
Link To Document :
بازگشت