DocumentCode :
1083004
Title :
Differential current switch logic: a low power DCVS logic family
Author :
Somasekhar, Dinesh ; Roy, Kaushik
Author_Institution :
Dept. of Electr. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
31
Issue :
7
fYear :
1996
fDate :
7/1/1996 12:00:00 AM
Firstpage :
981
Lastpage :
991
Abstract :
Differential current switch logic (DCSL), a new logic family for implementing clocked CMOS circuits, has been developed. DCSL is in principle a clocked differential cascode voltage switch logic circuit (DCVS). The circuit topology outlines a generic method for reducing internal node swings in clocked DCVS logic circuits. In comparison to other forms of clocked DCVS, DCSL achieves better performance both in terms of power and speed by restricting internal voltage swings in the NMOS tree. DCSL circuits are capable of implementing high complexity high fan-in gates without compromising gate delay. Automatic lock-out of inputs on completion of evaluation is a novel feature of the circuit. Three forms of DCSL circuits have been developed with varying benefits in speed and power. SPICE simulations of circuits designed using the 1.2 μm MOSIS SCMOS process indicate a factor of two improvement in speed and power over comparable DCVS gates for moderate tree heights
Keywords :
CMOS logic circuits; integrated circuit noise; logic design; logic gates; timing; 1.2 micron; DCSL circuits; MOSIS SCMOS process; SPICE simulations; clocked CMOS circuits; differential cascode voltage switch logic circuit; differential current switch logic; high complexity high fan-in gates; internal voltage swings; low power DCVS logic family; CMOS logic circuits; Circuit topology; Clocks; Delay; Logic circuits; MOS devices; SPICE; Switches; Switching circuits; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.508212
Filename :
508212
Link To Document :
بازگشت