DocumentCode :
1083382
Title :
Contribution of Interface States and Oxide Traps to the Negative Bias Temperature Instability of High- k pMOSFETs
Author :
Jo, Minseok ; Chang, Man ; Kim, Seonghyun ; Jung, Hyung-Suk ; Choi, Rino ; Hwang, Hyunsang
Author_Institution :
Dept. of Mater. Sci. & Eng., Gwangju Inst. of Sci. & Technol., Gwangju
Volume :
30
Issue :
3
fYear :
2009
fDate :
3/1/2009 12:00:00 AM
Firstpage :
291
Lastpage :
293
Abstract :
Negative bias temperature instability (NBTI) in MOSFETs with high-dielectric-constant (k) gate dielectrics has been investigated using a novel pulse NBTI measurement technique. This technique enabled the separation of the contribution of interface states (N it) from that of oxide traps (N ot) to NBTI behavior by varying the measurement time (t m) and the delay time (t R). The technique was demonstrated on devices fabricated with different postdeposition annealing (PDA) conditions. It was found that, regardless of the PDA condition, the N ot in high-k dielectric was more responsible for the NBTI behavior than the N it, but the contribution of N it to NBTI increased as the stress continued because the generation rate of N it was higher than that of N ot.
Keywords :
MOSFET; annealing; NBTI measurement technique; delay time; high-dielectric-constant gate dielectrics; high-k pMOSFET; interface states; measurement time; negative bias temperature instability; oxide traps; postdeposition annealing conditions; Hafnium oxide; interface states; negative bias temperature instability (NBTI); oxide traps;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2008.2011926
Filename :
4760260
Link To Document :
بازگشت