DocumentCode :
1084828
Title :
A Novel Design Structure for WLCSP With High Reliability, Low Cost, and Ease of Fabrication
Author :
Chang, Shu-Ming ; Cheng, Chih-Yuan ; Shen, Li-Cheng ; Chiang, Kuo-Ning ; Hwang, Yu-Jiau ; Chen, Yu-Fang ; Ko, Cheng-Ta ; Chen, Kuo-Chyuan
Author_Institution :
EOL/ITRI, Hsinchu
Volume :
30
Issue :
3
fYear :
2007
Firstpage :
377
Lastpage :
383
Abstract :
Wafer level chip scale packaging (WLCSP) has some advantages, such as real die size packaging, high electrical performance, and low manufacturing cost. However, because the mechanical reliability of a large die can not be guaranteed due to the coefficient of thermal expansion (CTE) mismatch between silicon and organic printed circuit board (PCB), WLCSP technology is still not fully accepted. We have developed a new solder joint protection-WLCSP (SJP-WLCSP) structure with a delamination layer interposed between the top layer of the chip and the bottom insulating layer of the metal redistribution traces. The stress on the solder joints can be released by the cracks forming in the delamination layer, which protects the solder joints from cracking. Since the cracking of the delamination layer is irrelevant to the electrical circuits of the packaging, the packaged integrated circuits (IC) device remains functional. One of the possibilities for processing the SJP-WLCSP was implemented and validated successfully in the SiLK-wafer samples. The board level packaging samples, using the daisy chain resistance measurement passed 1000 cycles of the temperature cycling testing.
Keywords :
chip scale packaging; cracks; delamination; reliability; thermal expansion; CTE mismatch; WLCSP; board level packaging; coefficient of thermal expansion; daisy chain resistance measurement; delamination layer; mechanical reliability; solder joint protection; temperature cycling testing; wafer level chip scale packaging; Chip scale packaging; Costs; Delamination; Fabrication; Integrated circuit packaging; Manufacturing; Protection; Soldering; Thermal expansion; Wafer scale integration; Delamination layer; memory; wafer level chip scale packaging (WLCSP);
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2007.901773
Filename :
4285924
Link To Document :
بازگشت