Title :
A 1.8-V 67-mW 10-bit 100-MS/s pipelined ADC using time-shifted CDS technique
Author :
Li, Jipeng ; Moon, Un-Ku
Author_Institution :
Nat. Semicond., Salem, NH, USA
Abstract :
A time-shifted correlated double sampling (CDS) technique is proposed in the design of a 10-bit 100-MS/s pipelined ADC. This technique significantly reduces the finite opamp gain error without compromising the conversion speed, allowing the active opamp blocks to be replaced by simple cascoded CMOS inverters. Both high-speed and low-power operation is achieved without compromising the accuracy requirement. An efficient common-mode voltage control is introduced for pseudodifferential architecture which can further reduce power consumption. Fabricated in a 0.18-μm CMOS process, the prototype 10-bit pipelined ADC occupies 2.5 mm2 of active die area. With 1-MHz input signal, it achieves 65-dB SFDR and 54-dB SNDR at 100MS/s. For 99-MHz input signal, the SFDR and SNDR are 63 and 51 dB, respectively. The total power consumption is 67 mW at 1.8-V supply, of which analog portion consumes 45 mW without any opamp current scaling down the pipeline.
Keywords :
CMOS integrated circuits; analogue-digital conversion; invertors; low-power electronics; 0.18 micron; 1 MHz; 1.8 V; 10 bits; 45 mW; 67 mW; 99 MHz; CMOS inverters; SFDR; SNDR; analog-to-digital converter; common-mode voltage control; correlated double sampling; finite opamp gain error; pipelined ADC; pseudodifferential architecture; time-shifted CDS; Bandwidth; CMOS process; CMOS technology; Energy consumption; Low voltage; Moon; Operational amplifiers; Pipelines; Power supplies; Sampling methods; ADC; Analog-to-digital converter; CDS; correlated double sampling; data converter; high speed; low power; low voltage; pipeline;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2004.829378