Title :
Sensitivity Design of DL-WLCSP Using DOE With Factorial Analysis Technology
Author :
Lee, Chang-Chun ; Chang, Shu-Ming ; Chiang, Kuo-Ning
Author_Institution :
Taiwan Semicond. Manuf. Co., Hsinchu
Abstract :
Newer, faster, and smaller electronic packaging approaches with high I/O counts and more complex semiconductor devices are emerging steadily and rapidly. Wafer-level chip scaling package (WLCSP) has a high potential for future electronic packaging. However, the solder joint reliability for a large chip size of about 100 mm2 without underfill remains a troubling issue that urgently requires a solution. To this end, a double-layer WLCSP (DL-WLCSP) with stress compliant layers and dummy solder joint is adopted in this research in order to study the design parameters of enhancing the solder joint fatigue life. To ensure the validity of the analysis methodology, a test vehicle of Rambus DRAM is implemented to demonstrate the applicability and reliability of the proposed DL-WLCSP. The results of the thermal cycling in the experimental test show good agreement with the simulated analysis. Furthermore, to investigate the reliability impact of the design parameters, including solder volume, the arrangement of the die-side and substrate-side pad diameter, second compliant layer thickness, die thickness, and the printed circuit board (PCB) thickness, a design of experiment (DOE) with factorial analysis is adopted to obtain the sensitivity information of each parameter by the three-dimensional nonlinear finite-element models (FEMs). The statistics results of the analysis of variance reveal that the thickness of the second stress compliant layer and the volume of the solder joint can effectively reduce the stress concentration phenomenon, which occurs around the outer corner of the solder joint. In addition, the evident interaction between design parameters can also be obtained. The smaller thermal strains can be achieved through a better combination of design parameters of the geometry so as to provide the actual requirement of the physical information prior to manufacturing
Keywords :
DRAM chips; chip scale packaging; design of experiments; electronics packaging; finite element analysis; printed circuit design; wafer level packaging; 3D nonlinear finite-element models; FEM; PCB; Rambus DRAM; chip scaling package; design of experiment; double-layer package; electronic packaging; factorial analysis; finite-element model; printed circuit board; sensitivity design; solder joint fatigue life; wafer-level package; Electronics packaging; Fatigue; Semiconductor device packaging; Semiconductor devices; Soldering; Testing; Thermal stresses; US Department of Energy; Vehicles; Wafer scale integration; Finite-element model (FEM); simulation; solder joint reliability; stress compliant layer; wafer-level chip scaling package (WLCSP);
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2006.890204