Title :
Synthesis techniques for CMOS folded source-coupled logic circuits
Author :
Maskai, Sailesh R. ; Kiaei, Sayfe ; Allstot, David J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Oregon State Univ., Corvallis, OR, USA
fDate :
8/1/1992 12:00:00 AM
Abstract :
The application of series-gated, multiplexer-minimization, and variable-entered mapping methods to the synthesis of fully differential CMOS folded source-coupled logic (FSCL) gates is described. In contrast to conventional static logic, FSCL dissipates DC power. Its total power consumption is competitive at higher speeds where its low digital switching noise is most advantageous. The minimum propagation delay of a simple FSCL gate compares favorably to a conventional gate. Complex functions are generally faster in FSCL since its fully differential topology requires fewer stages of delay. Simulated and measured results are presented for several combinational and sequential FSCL gates in a 2-μm p-well CMOS process. With Vdd=5 V, a FSCL (static) inverter achieved a minimum propagation delay of 400 ps (350 ps) with a power-delay product of 0.5 pJ (0.3 pJ); a FSCL (static) 1-b full adder achieved a minimum delay of 3.0 ns (12.0 ns) with a power-delay product of 0.3 pJ (11.0 pJ)
Keywords :
CMOS integrated circuits; combinatorial circuits; integrated logic circuits; logic design; sequential circuits; 12 ns; 2 micron; 3 ns; 350 ps; 400 ps; 5 V; DC power dissipation; combinational FSCL gates; folded source-coupled logic circuits; fully differential CMOS; low digital switching noise; minimum propagation delay; multiplexer-minimization; p-well CMOS process; sequential FSCL gates; series-gated; variable-entered mapping methods; CMOS logic circuits; CMOS technology; Circuit noise; Circuit synthesis; Energy consumption; Logic circuits; Logic gates; Power capacitors; Propagation delay; Topology;
Journal_Title :
Solid-State Circuits, IEEE Journal of