DocumentCode :
108778
Title :
Memory Footprint Reduction for Power-Efficient Realization of 2-D Finite Impulse Response Filters
Author :
Mohanty, Basant Kumar ; Meher, Pramod Kumar ; Al-Maadeed, Somaya ; Amira, Abbes
Author_Institution :
Dept. of Electron. & Commun. Eng., Jaypee Univ. of Eng. & Technol., Guna, India
Volume :
61
Issue :
1
fYear :
2014
fDate :
Jan. 2014
Firstpage :
120
Lastpage :
133
Abstract :
We have analyzed memory footprint and combinational complexity to arrive at a systematic design strategy to derive area-delay-power-efficient architectures for two-dimensional (2-D) finite impulse response (FIR) filter. We have presented novel block-based structures for separable and non-separable filters with less memory footprint by memory sharing and memory-reuse along with appropriate scheduling of computations and design of storage architecture. The proposed structures involve L times less storage per output (SPO), and nearly L times less energy consumption per output (EPO) compared with the existing structures, where L is the input block-size. They involve L times more arithmetic resources than the best of the corresponding existing structures, and produce L times more throughput with less memory band-width (MBW) than others. We have also proposed separate generic structures for separable and non-separable filter-banks, and a unified structure of filter-bank constituting symmetric and general filters. The proposed unified structure for 6 parallel filters involves nearly 3.6L times more multipliers, 3L times more adders, (N2-N+2) less registers than similar existing unified structure, and computes 6L times more filter outputs per cycle with 6L times less MBW than the existing design, where N is FIR filter size in each dimension. ASIC synthesis result shows that for filter size (4 × 4), input-block size L=4, and image-size (512 × 512), proposed block-based non-separable and generic non-separable structures, respectively, involve 5.95 times and 11.25 times less area-delay-product (ADP), and 5.81 times and 15.63 times less EPO than the corresponding existing structures. The proposed unified structure involves 4.64 times less ADP and 9.78 times less EPO than the corresponding existing structure.
Keywords :
FIR filters; VLSI; combinatorial mathematics; memory architecture; 2D finite impulse response FIR filter; 2D finite impulse response filters; ADP; MBW; SPO; area delay product; arithmetic resources; block based structures; combinational complexity; derive area delay power efficient architectures; generic nonseparable structures; less memory bandwidth; less memory footprint; memory footprint reduction; memory reuse; memory sharing; nonseparable filter banks; nonseparable filters; power efficient realization; storage architecture; systematic design strategy; 2-dimensional (2-D) finite impulse response (FIR); Block processing; VLSI architecture; digital filters;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2013.2265953
Filename :
6542014
Link To Document :
بازگشت