Title :
An efficient numerical model of CMOS latch-up
Author :
Pinto, M.R. ; Dutton, R.W.
Author_Institution :
Stanford University, Stanford, CA
fDate :
11/1/1983 12:00:00 AM
Abstract :
A one-dimensional numerical model of latch-up in bulk CMOS structures is presented. The model simulates the triggering and sustaining regimes of the parasitic SCR, yielding results nearly equivalent to those obtained using two-dimensional analysis, but with two orders of magnitude-lower computational cost. The model is used to obtain the SCR switching characteristics of typical CMOS based on two-dimensional impurity cross sections, and parameter sensitivities are examined.
Keywords :
Analytical models; CMOS technology; Computational efficiency; Computational modeling; Numerical models; Numerical simulation; Resistors; Semiconductor device modeling; Thyristors; Transient analysis;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1983.25784