DocumentCode :
1091568
Title :
Surface induced latchup in VLSI CMOS circuits
Author :
Takacs, Dezsoe ; Werner, Christoph ; Harter, Johann ; Schwabe, Ulrich
Author_Institution :
Siemens AG, Munich, Federal Republic of Germany
Volume :
31
Issue :
3
fYear :
1984
fDate :
3/1/1984 12:00:00 AM
Firstpage :
279
Lastpage :
286
Abstract :
Experimental as well as theoretical results on the latch-up effect in CMOS structures with and without an epitaxial layer are presented. In structures with an epitaxial layer the critical current for latchup firing is two orders of magnitude higher and latchup is essentially surface controlled. The strong surface effect observed is a consequence of the gate influence of surface conduction of the field oxide MOSFET´s and on current gains of the bipolar transistors. Latch-up sensitivity can be decreased by increasing p+/p-well and n+/n-well spacing, by decreasing expitaxial layer thickness and by increasing substrate doping. In reducing the lateral dimensions, short-channel effects of the field oxide transistors imply the most severe limitations for latch-up immunity.
Keywords :
Bipolar transistors; Doping; Electrons; Epitaxial growth; Epitaxial layers; MOSFETs; Semiconductor process modeling; Solid modeling; Solid state circuits; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1984.21515
Filename :
1483800
Link To Document :
بازگشت