• DocumentCode
    109165
  • Title

    A Novel VLSI DHT Algorithm for a Highly Modular and Parallel Architecture

  • Author

    Chiper, D.F.

  • Author_Institution
    Dept. of Appl. Electron., Gheorghe Asachi Tech. Univ. of Iasi, Iasi, Romania
  • Volume
    60
  • Issue
    5
  • fYear
    2013
  • fDate
    May-13
  • Firstpage
    282
  • Lastpage
    286
  • Abstract
    A new very large scale integration (VLSI) algorithm for a 2N-length discrete Hartley transform (DHT) that can be efficiently implemented on a highly modular and parallel VLSI architecture having a regular structure is presented. The DHT algorithm can be efficiently split on several parallel parts that can be executed concurrently. Moreover, the proposed algorithm is well suited for the subexpression sharing technique that can be used to significantly reduce the hardware complexity of the highly parallel VLSI implementation. Using the advantages of the proposed algorithm and the fact that we can efficiently share the multipliers with the same constant, the number of the multipliers has been significantly reduced such that the number of multipliers is very small comparing with that of the existing algorithms. Moreover, the multipliers with a constant can be efficiently implemented in VLSI.
  • Keywords
    VLSI; digital arithmetic; discrete Hartley transforms; integrated circuit design; multiplying circuits; 2N-length discrete Hartley transform; VLSI DHT algorithm; discrete Hartley transform; highly modular architecture; multiplier sharing; parallel architecture; subexpression sharing technique; very large scale integration algorithm; DHT domain processing; Discrete Hartley transform (DHT); fast algorithms;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Express Briefs, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-7747
  • Type

    jour

  • DOI
    10.1109/TCSII.2013.2251974
  • Filename
    6488760