DocumentCode :
1092501
Title :
A Low-Jitter Spread Spectrum Clock Generator Using FDMP
Author :
Shen, Ding-Shiuan ; Liu, Shen-Iuan
Volume :
54
Issue :
11
fYear :
2007
Firstpage :
979
Lastpage :
983
Abstract :
A 1.5 GHz spread spectrum clock generator (SSCG) is realized by a fractional N frequency synthesizer with a third-order delta-sigma modulator and a fractional dual-modulus prescaler (FDMP). This FDMP utilizes a fractional division ratio to have a small phase step to improve the jitter performance. This SSCG has been fabricated in a 0.18 um CMOS process, and it consumes 34.2 mW from a supply of 1.8 V. The measured rms jitter is 5.55 ps and the measured electromagnetic interference reduction amount is 14.77 dB. The measured phase noise is -97.18 dBc/Hz at 1 MHz offset.
Keywords :
CMOS process; Clocks; Delta modulation; Electromagnetic interference; Electromagnetic measurements; Frequency synthesizers; Jitter; Noise measurement; Phase measurement; Spread spectrum communication; Delta-sigma modulator (DSM); low jitter; prescaler; spread spectrum clock generator (SSCG);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2008.919993
Filename :
4463876
Link To Document :
بازگشت