Title :
Design techniques for silicon compiler implementations of high-speed FIR digital filters
Author :
Hawley, Robert A. ; Wong, Bennett C. ; Lin, Thu-ji ; Laskowski, Joe ; Samueli, Henry
Author_Institution :
Broadcom Corp., Irvine, CA, USA
fDate :
5/1/1996 12:00:00 AM
Abstract :
Architecture design techniques for implementing both single-rate and multirate high throughput finite impulse response (FIR) digital filters are explored, with an emphasis on those which are applicable to automated integrated circuit layout techniques. Various parallel architectures are examined based on the criteria of achievable throughput versus hardware complexity. Well-known techniques for reduced complexity and computation time are briefly summarized, followed by the introduction of several new techniques which offer further gains in both throughput and circuitry reduction. An architecture for mirror-symmetric polyphase filter banks is derived which exploits the coefficient symmetry between multiple filters to reduce hardware. Finally, the evolution of a silicon compiler which utilizes all of these techniques is presented, and results are given for compiled filters along with comparisons to other compiled and custom FIR filter chips
Keywords :
FIR filters; circuit layout CAD; computational complexity; digital filters; integrated circuit layout; parallel architectures; achievable throughput; circuitry reduction; coefficient symmetry; computation time; hardware complexity; high-speed FIR digital filters; integrated circuit layout; mirror-symmetric polyphase filter banks; multirate design; parallel architectures; silicon compiler implementations; single-rate design; Computer architecture; Digital filters; Digital integrated circuits; Filter bank; Finite impulse response filter; Hardware; High speed integrated circuits; Parallel architectures; Silicon compiler; Throughput;
Journal_Title :
Solid-State Circuits, IEEE Journal of