DocumentCode :
1092899
Title :
An analysis and experimental verification of parasitic oscillations in parralleled power MOSFET´s
Author :
Kassakian, John G. ; Lau, David
Author_Institution :
Massachusetts Institute of Technology, Cambridge, MA
Volume :
31
Issue :
7
fYear :
1984
fDate :
7/1/1984 12:00:00 AM
Firstpage :
959
Lastpage :
963
Abstract :
An analysis of the small signal dynamic model of the power MOSFET is presented which predicts the existence of high-frequency parasitic oscillations when these devices are electrically paralleled. It is shown that the existence of these oscillations is a strong function of the small signal transfer admittance gmand the differential mode drain, gate, and source resistances. The sensitivity of the oscillations to these parameters is determined. Experimental data verifying the qualitative aspects of the analytical results is presented. It is concluded that the problem is potentially most severe for devices which are paralleled by the manufacturer at the chip level. A practical solution to the problem is the introduction of differential mode gate resistance, either as lumped components, or by the use of polysilicon overlays.
Keywords :
Admittance; Frequency; Impedance; MOSFET circuits; Manufacturing; Packaging; Power MOSFET; Power system modeling; Predictive models; Signal analysis;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1984.21637
Filename :
1483922
Link To Document :
بازگشت