DocumentCode :
1094754
Title :
Threshold voltage instability of a static RAM under 77-K operation
Author :
Watanabe, Yoshio
Author_Institution :
Nippon Telegraph and Telephone Public Corporation, Musashino, Japan
Volume :
31
Issue :
12
fYear :
1984
fDate :
12/1/1984 12:00:00 AM
Firstpage :
1898
Lastpage :
1901
Abstract :
Threshold voltage instability of MOSFETs in an n-MOS static RAM under accelerated operating test conditions at 77 K has been studied. It is found that under high bias operations (supply voltage ≥ 7 V) at 77 K, a threshold voltage shift occurs, due to the presence of negative and positive charges in the gate oxide. The negative charge is caused by trapping the injected electrons in the pre-existing electron traps. The majority of electrons are thermally re-emitted, as the samples are warmed to room temperature. On the other hand, the presence of positive charges is a dominant factor in the threshold voltage shift under these test conditions. A simple quantitative model to explain the mechanism of positive charge generation responsible for the negative threshold-voltage shift is proposed. Some samples show that, from the analysis, the amount of saturated negative shift in threshold voltage can be estimated to be 100 mV at most.
Keywords :
Driver circuits; Electron traps; Integrated circuit modeling; Large scale integration; MOSFETs; Measurement techniques; Reliability engineering; Testing; Threshold voltage; Voltage measurement;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1984.21808
Filename :
1484093
Link To Document :
بازگشت