DocumentCode :
1095049
Title :
A Third-Order 9-Bit 10-MHz CMOS \\Delta \\Sigma Modulator With One Active Stage
Author :
Yousry, Ramy ; Hegazi, Emad ; Ragai, Hani F.
Author_Institution :
Ain Shams Univ., Cairo
Volume :
55
Issue :
9
fYear :
2008
Firstpage :
2469
Lastpage :
2482
Abstract :
We present a wideband architecture for DeltaSigma modulators using a single active stage and two switched capacitor passive stages. The mixed active-passive implementation has performance advantages over traditional switched-capacitor (SC) or continuous-time implementations, particularly for high-resolution, wideband applications with high sampling rates and moderate oversampling ratios. Design insensitivity to clock jitter and process variations is achieved by the good choice of the modulator architecture. The proposed modulator is designed in 0.13-mum CMOS technology and meets all major requirements for application in IEEE 802.16 wireless MAN receivers. Circuit simulations show that the modulator with a single bit quantizer consumes 5.5 mW from a 1.2-V power supply and achieves a 9-bit resolution over a 10-MHz bandwidth at an OSR of 32. Good performance is also achieved for lower bandwidth applications.
Keywords :
CMOS integrated circuits; WiMax; delta-sigma modulation; jitter; CMOS DeltaSigma modulator; IEEE 802.16 wireless MAN receivers; bandwidth 10 MHz; clock jitter; continuous-time implementations; mixed active-passive implementation; power 5.5 mW; process variations; single active stage; single bit quantizer; size 0.13 micron; switched capacitor passive stages; voltage 1.2 V; wideband applications; word length 9 bit; ADC; Analog-to-digital (A/D) converter (ADC); Delta Sigma; Passive; Receiver; Wideband; delta–sigma; passive; receiver; switched capacitor (SC); wideband;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.920065
Filename :
4468758
Link To Document :
بازگشت