Title :
Stack Sizing for Optimal Current Drivability in Subthreshold Circuits
Author :
Keane, John ; Eom, Hanyong ; Kim, Tae-Hyoung ; Sapatnekar, Sachin ; Kim, Chris
Author_Institution :
Univ. of Minnesota, Minneapolis
fDate :
5/1/2008 12:00:00 AM
Abstract :
Subthreshold circuit designs have been demonstrated to be a successful alternative when ultra-low power consumption is paramount. However, the characteristics of MOS transistors in the subthreshold region are significantly different from those in strong inversion. This presents new challenges in design optimization, particularly in complex gates with stacks of transistors. In this paper, we present a framework for choosing the optimal transistor stack sizing factors in terms of current drivability for subthreshold designs. We derive a closed-form solution for the correct sizing of transistors in a stack, both in relation to other transistors in the stack, and to a single device with equivalent current drivability. Simulation results show that our framework provides a performance benefit ranging up to more than 10% in certain critical paths.
Keywords :
MOSFET; integrated circuit design; low-power electronics; transistors; MOS transistors; closed-form solution; complex gates; design optimization; optimal current drivability; optimal transistor stack sizing; subthreshold circuits; subthreshold designs; ultra-low power consumption; Logical effort; subthreshold logic; ultra low power design;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2008.917571