Title :
Trenched Schottky barrier PMOS for latchup resistance
Author :
Sangiorgi, E. ; Swirhun, S.
Author_Institution :
University of Bologna, Bologna, Italy
fDate :
8/1/1984 12:00:00 AM
Abstract :
A new CMOS technology for VLSI applications has been developed. It provides latchup resistance, good performance, reduced source/drain resistance, and allows the use of shallower junctions with little increase in technological complexity. The key feature of this new structure is the realization of a self-aligned diffused lateral ring around the Schottky PMOS source and drain (S/D) that combines the advantages of the diffused technology with the latchup resistance of the Schottky source and drain.
Keywords :
Bipolar transistors; CMOS technology; Degradation; Etching; Implants; Laboratories; MOS devices; Schottky barriers; Thyristors; Very large scale integration;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1984.25922