DocumentCode :
1097402
Title :
Design of Parallel Tomlinson–Harashima Precoders
Author :
Gu, Yongru ; Parhi, Keshab K.
Author_Institution :
Newport Media, Inc., Lake Forest, CA
Volume :
55
Issue :
5
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
447
Lastpage :
451
Abstract :
Like decision feedback equalizers (DFEs), Tomlinson-Harashima precoders (TH precoders) contain nonlinear feedback loops, which limit their use for high-speed applications. Unlike in DFEs, where the output levels of the nonlinear devices are finite, in TH precoders the output levels of the modulo devices are either infinite or finite but very large. Thus, it is difficult to apply look-ahead and pre-computation techniques to speed up TH precoders, which were successfully applied to design parallel and pipelined infinite impulse response (IIR) filters and DFEs in the past. However, a TH precoder can be viewed as an IIR filter with an input equal to the sum of the original input to the TH precoder and a finite-level compensation signal. Based on this point of view, a novel parallel architecture is proposed to speed up TH precoders. This architecture can be used in many high-speed applications, such as 10-Gb Ethernet over copper.
Keywords :
IIR filters; decision feedback equalisers; local area networks; precoding; Ethernet over copper; IIR filters; decision feedback equalizers; finite-level compensation signal; nonlinear feedback loops; parallel Tomlinson-Harashima precoders; pipelined infinite impulse response filters; High-speed Ethernet transceiver; P802.3an; Tomlinson–Harashima precoder; look-ahead; parallel processing; pipelining;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.914435
Filename :
4469994
Link To Document :
بازگشت