DocumentCode :
1098178
Title :
Simultaneous capture and shift power reduction test pattern generator for scan testing
Author :
Lin, H.-T. ; Li, J.C.-M.
Author_Institution :
Lab. of Dependable Syst., Nat. Taiwan Univ., Taipei
Volume :
2
Issue :
2
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
132
Lastpage :
141
Abstract :
An automatic test pattern generation (ATPG) technique, which simultaneously reduces capture and shift power during scan testing, is presented. This ATPG performs power reduction during dynamic test compaction so the test length overhead is very small. This low-power test generator implements several novel techniques, such as parity backtrace, confined propagation, dynamic controllability and post-fill test regeneration. The experimental data on ISCAS benchmark circuits show that the peak capture power and the peak shift power are reduced by 31% and 26%, respectively.
Keywords :
automatic test pattern generation; circuit testing; controllability; confined propagation; dynamic controllability; parity backtrace; scan testing; shift power reduction test pattern generator; simultaneous capture;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt:20070088
Filename :
4470158
Link To Document :
بازگشت