DocumentCode :
1099196
Title :
Optimum design of n+-n-double-diffused drain MOSFET to reduce hot-carrier emission
Author :
Koyanagi, Mitsumasa ; Kaneko, Hiroko ; Shimizu, Shinji
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Volume :
32
Issue :
3
fYear :
1985
fDate :
3/1/1985 12:00:00 AM
Firstpage :
562
Lastpage :
570
Abstract :
Channel electric field reduction using an n+-n-double-diffused drain MOS transistor to suppress hot-carrier emission is investigated. The double-diffused structure consists of a deep low-concentration P region and a shallow high-concentration As region. The channel electric field strongly depends on such process and device parameters as the length of the n-diffusion region, drain junction depth, gate oxide thickness, gate length, applied voltage, and P implant energy. The optimum condition for a double-diffused structure is determined based on those parameter dependences of the channel electric field. The results of the optimum drain impurity profile to give the minimum channel electric field are obtained when the maximum lateral electric field is located at the boundary between the P region and the As region. The hot-carrier immunity of MOSFET and test circuits are improved by two orders of magnitude and one order of magnitude, respectively, under the optimum conditions.
Keywords :
Circuit optimization; Circuit testing; Degradation; Hot carriers; Implants; Impurities; Integrated circuit reliability; Large scale integration; MOSFET circuits; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1985.21978
Filename :
1484724
Link To Document :
بازگشت