Title :
Latchup criteria in insulated gate p-n-p-n structures
Author :
Hachad, S. ; Cros, C. ; Darees, D. ; Dorkel, J.M. ; Letur, P.
Author_Institution :
Centre National de la Recherche Scientifique, Toulouse Cedex, France
fDate :
3/1/1985 12:00:00 AM
Abstract :
Latchup in insulated-gate p-n-p-n structures may be due either to the well-known thyristor action or to a regenerative feedback originating from substrate bias in the MOS gate. Simple models are presented to interpret and to predict both latching modes. It is shown that these two latching modes may occur consecutively as the current level rises, and that the device may, therefore, exhibit three distinct regions of forward operation. Experiments on special test devices in which the p-base region can be accessed externally support the theory well.
Keywords :
Anodes; Cathodes; Equivalent circuits; Feedback loop; Insulation; MOSFET circuits; Predictive models; Substrates; Testing; Thyristors;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1985.21983