DocumentCode :
1099344
Title :
Latch and hot-electron gate current in accumulation-mode SOI p-MOSFET´s
Author :
Flandre, Denis ; Cristoloveanu, Sorin
Author_Institution :
Lab. de Microelectron., Univ. Catholique de Louvain, Belgium
Volume :
15
Issue :
5
fYear :
1994
fDate :
5/1/1994 12:00:00 AM
Firstpage :
157
Lastpage :
159
Abstract :
Simultaneous measurements of drain and gate currents in short-channel accumulation-mode SOI p-MOSFET´MOs demonstrate that a latch mechanism may occur in these devices and induce an anomalous behavior of the hot-electron gate current: distortion of I/sub g/(V/sub g/) curves, hysteresis and excessively high gate current values. 2-D MEDICI simulations based on the lucky-electron model qualitatively reproduce the measurements in the latch regime, and explain the unusual gate current dependence on drain and gate biases. The results are of relevance for reliability and modeling issues.<>
Keywords :
electric breakdown of solids; elemental semiconductors; hot carriers; insulated gate field effect transistors; reliability; semiconductor device models; semiconductor-insulator boundaries; silicon; 2D MEDICI simulations; SOI p-MOSFET; Si; accumulation-mode; drain current; hot-electron gate current; latch mechanism; lucky-electron model; modeling; p-channel; reliability; short-channel device; Current measurement; Degradation; Distortion measurement; Electric breakdown; Electrons; Latches; MOSFET circuits; Semiconductor device modeling; Substrates; Voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.291601
Filename :
291601
Link To Document :
بازگشت