Title :
A Low-Power Digital DLL-Based Clock Generator in Open-Loop Mode
Author :
Mesgarzadeh, Behzad ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping
fDate :
7/1/2009 12:00:00 AM
Abstract :
This paper presents a low-power digital DLL-based clock generator. Once the DLL is locked, it operates in open-loop mode to reduce deterministic clock jitter and the power dissipation caused by DLL dithering. To keep track of any potential phase error introduced by environmental variations, a compensation mechanism is employed. In addition, a robust DLL-based frequency multiplication technique is proposed. The DLL-based clock generator is designed and fabricated in a 90 nm CMOS process in two different versions. Utilizing the proposed technique, the output jitter caused by DLL dithering is reduced significantly. Furthermore, the measured total power savings in the open-loop mode in comparison with the conventional closed-loop operation is about 14%.
Keywords :
CMOS digital integrated circuits; digital phase locked loops; low-power electronics; CMOS process; DLL dithering; clock generator; compensation mechanism; frequency multiplication technique; low-power digital DLL; open-loop mode; size 90 nm; CMOS process; Clocks; Counting circuits; Delay lines; Frequency conversion; Jitter; Phase locked loops; Power dissipation; Power generation; Robustness; DLL dithering; DLL-based clock generator; frequency multiplier; low power; multiphase clock generator;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2009.2020229